ZHCS986B May 2012 – December 2018 TLV320DAC3203
PRODUCTION DATA.
| IOVDD=1.8V | IOVDD=3.3V | UNITS | ||||
|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | |||
| I2S/LJF/RJF Timing in Master Mode (see Figure 1) | ||||||
| td(WS) | WCLK delay | 30 | 20 | ns | ||
| td (DO-WS) | WCLK to DOUT delay (For LJF Mode only) | 50 | 25 | ns | ||
| td (DO-BCLK) | BCLK to DOUT delay | 50 | 25 | ns | ||
| ts(DI) | DIN setup | 8 | 8 | ns | ||
| th(DI) | DIN hold | 8 | 8 | ns | ||
| tr | Rise time | 24 | 12 | ns | ||
| tf | Fall time | 24 | 15 | ns | ||
| I2S/LJF/RJF Timing in Slave Mode (see Figure 2) | ||||||
| tH (BCLK) | BCLK high period | 35 | 35 | ns | ||
| tL (BCLK) | BCLK low period | 35 | 35 | ns | ||
| ts (WS) | WCLK setup | 8 | 8 | ns | ||
| th (WS) | WCLK hold | 8 | 8 | ns | ||
| td (DO-WS) | WCLK to DOUT delay (For LJF mode only) | 50 | 25 | ns | ||
| td (DO-BCLK) | BCLK to DOUT delay | 50 | 25 | ns | ||
| ts(DI) | DIN setup | 8 | 8 | ns | ||
| th(DI) | DIN hold | 8 | 8 | ns | ||
| tr | Rise time | 4 | 4 | ns | ||
| tf | Fall time | 4 | 4 | ns | ||
Figure 1. I2S/LJF/RJF Timing in Master Mode
Figure 2. I2S/LJF/RJF Timing in Slave Mode