ZHCSUH0G August 2007 – January 2024 CDCE949 , CDCEL949
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| VDD | Device supply voltage | 1.7 | 1.8 | 1.9 | V | |
| VDD(OUT) | Output Yx supply voltage | CDCE949 | 2.3 | 3.6 | V | |
| CDCEL949 | 1.7 | 1.9 | ||||
| VIL | Low level input voltage LVCMOS | 0.3 × VDD | V | |||
| VIH | High level input voltage LVCMOS | 0.7 × VDD | V | |||
| VI(thresh) | Input voltage threshold LVCMOS | 0.5 × VDD | V | |||
| VIS | Input voltage | S0 | 0 | 1.9 | V | |
| S1, S2, SDA, SCL, VIthresh = 0.5 × VDD | 0 | 3.6 | ||||
| VICLK | Input voltage CLK | 0 | 1.9 | V | ||
| IOH /IOL | Output current | VDDout = 3.3 V | ±12 | mA | ||
| VDDout = 2.5 V | ±10 | mA | ||||
| VDDout = 1.8 V | ±8 | mA | ||||
| CL | Output load LVCMOS | 10 | pF | |||
| TA | Operating free-air temperature | –40 | 85 | °C | ||
| CRYSTAL AND VCXO(1) | ||||||
| fXtal | Crystal Input frequency (fundamental mode) | 8 | 27 | 32 | MHz | |
| ESR | Effective series resistance | 100 | Ω | |||
| fPR | Pulling (0 V ≤ VCtrl ≤ 1.8 V)(2) | ±120 | ±150 | ppm | ||
| V(Ctrl) | Frequency control voltage | 0 | VDD | V | ||
| C0/C1 | Pullability ratio | 220 | ||||
| CL | On-chip load capacitance at Xin and Xout | 0 | 20 | pF | ||