ZHCSFF4C February 2016 – August 2021 TPS65981
PRODUCTION DATA
請參考 PDF 數(shù)據(jù)表獲取器件具體的封裝圖。
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| FSWD | Frequency of SWD_CLK | 10 | MHz | |||
| TPER | Period of SWD_CLK (1/FSWD) | 100 | ns | |||
| TWHI | SWD_CLK high width | 35 | ns | |||
| TWLO | SWD_CLK low width | 35 | ns | |||
| TDOUT | SWD_CLK rising to SWD_DATA valid delay time | 2 | 25 | ns | ||
| TSUIN | SWD_DATA valid to SWD_CLK rising setup time | 9 | ns | |||
| THDIN | SWD_DATA hold time from SWD_CLK rising | 3 | ns | |||
| TRSWD | SWD output rise time | 10% to 90%, CL = 5 pF to 50 pF, LDO_3V3 = 3.3 V | 0.1 | 8 | ns | |
| TFSWD | SWD output fall time | 90% to 10%, CL = 5 pF to 50 pF, LDO_3V3 = 3.3 V | 0.1 | 8 | ns | |