ZHCSBM9C SEPTEMBER 2013 – June 2018 TPS53513
PRODUCTION DATA.
Figure 36. Sample and Hold Logic Circuitry (Patent Pending) The sample and hold circuitry is the difference between D-CAP3 and D-CAP2. The sample and hold circuitry, which is an advance control scheme to boost output voltage accuracy higher on the device, is one of features of the device. The sample and hold circuitry generates a new DC voltage of CSN instead of the voltage which is produced by RC2 and CC2 which allows for tight output-voltage accuracy and makes the device more competitive.
Figure 37. Continuous Conduction Mode (CCM) With Sample and Hold Circuitry
Figure 39. Continuous Conduction Mode (CCM) Without Sample and Hold Circuitry
Figure 41. Output Voltage vs Output Current
Figure 38. Discontinuous Conduction Mode (DCM) With Sample and Hold Circuitry
Figure 40. Discontinuous Conduction Mode (DCM) Without Sample and Hold Circuitry
Figure 42. Output Voltage vs Output Current