ZHCSK24D July 2019 – July 2021 TPS25832-Q1 , TPS25833-Q1
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| SOFT START | ||||||
| TSS | Internal soft-start time | The time of internal reference to increase from 0 V to 1.0 V | 3 | 5 | 7 | ms |
| HICCUP MODE | ||||||
| NOC | Number of cycles that LS current limit is tripped to enter Hiccup mode | 128 | Cycles | |||
| TOC | Hiccup retry delay time | 118 | ms | |||
| SW (SW PIN) | ||||||
| TON_MIN | Minimum turnon-time | 105 | ns | |||
| TON_MAX | Maximum turnon-time, HS timeout in dropout | 7.5 | μs | |||
| TOFF_MIN | Minimum turnoff time | 80 | ns | |||
| Dmax | Maximum switch duty cycle | 98 | % | |||
| TIMING RESISTOR AND INTERNAL CLOCK | ||||||
| fSW_RANGE | Switching frequency range using RT mode | 300 | 2300 | kHz | ||
| fSW | Switching frequency | RT = 49.9 kΩ | 360 | 400 | 440 | kHz |
| Switching frequency | RT = 8.87 kΩ | 1953 | 2100 | 2247 | kHz | |
| FSSS | Frequency span of spread spectrum operation | ±6 | % | |||
| BUS DISCHARGE | ||||||
| tDEGA_OUT_DCHG | Discharge asserting deglitch | 5.0 | 12.5 | 23.4 | ms | |
| tW_BUS_DCHG | VBUS discharge time after sink termination removed from CC lines | VBUS = 1 V, time ISNK_OUT > 1 mA after sink termination removed from CC lines | 150 | 266 | 400 | ms |
| CC1/CC2 - VCONN POWER SWITCH 5.1 k? on one CC pin and 1 k? on the other | ||||||
| tr | Output voltage rise time | CL = 1 μF, RL = 100 Ω (measured from 10% to 90% of final value) | 0.78 | 1.1 | 1.95 | ms |
| tf | Output voltage fall time | 0.18 | 0.32 | 0.37 | ||
| ton | Output voltage turnon-time | CL = 1 μF, RL = 100 Ω | 4.1 | 6.2 | 8.5 | ms |
| toff | Output voltage turnoff time | 0.5 | 1 | 1.6 | ||
| CC1/CC2 VCONN POWER SWITCH: CURRENT LIMIT | ||||||
| tIOS | Short circuit response time | 15 | μs | |||
| CC1/CC2 - CONNECT MANAGEMENT - ATTACH AND DETACH DEGLITCH | ||||||
| tDEGA_CC_ATT | Attach asserting deglitch | 1.1 | 2.08 | 3.29 | ms | |
| tDEGD_CC_DET | Detach asserting deglitch for exiting UFP state | 6.98 | 12.7 | 19.4 | ms | |
| CC1/CC2 - CONNECT MANAGEMENT - ATTACHED MODE 5.1-kΩ or 1-kΩ termination on at least one CC pin | ||||||
| tDEGA_CC_SHORT | Detach, Rd and Ra asserting deglitch | 78 | 195 | 366 | μs | |
| tDEGA_CC_LONG | Long deglitch | 87 | 150 | 217 | ms | |
| CC1/CC2 - CONNECT MANAGEMENT - VCONN DISCHARGED MODE | ||||||
| tW_CC_DCHG | Discharge wait time | 37 | 66 | 99 | ms | |
| NFET DRIVER | ||||||
| tr | VLS_DR rise time | VOUT = 5.1 V, NFET = CSD87502Q2, time from LS_GD 10% to 90% | 1000 | μs | ||
| tf | VLS_DR fall time | VOUT = 5.1 V, NFET = CSD87502Q2, time from LS_GD time 90% to 10% | 100 | μs | ||
| CURRENT LIMIT - EXTERNAL NFET CONNECTED BETWEEN CSN/OUT AND BUS, LS_GD CONNECTED TO FET GATE | ||||||
| tOC_HIC_ON | ON-time during hiccup mode | 2 | ms | |||
| tOC_HIC_OFF | OFF-time during hiccup mode | 263 | ms | |||
| FAULT DUE TO VBUS OC, VBUS OV, DP OV, DM OV, CC OV, CC OC | ||||||
| tDEGLA | Asserting deglitch time | 5.5 | 8.2 | 11.5 | ms | |
| tDEGLD | De-asserting deglitch time | 5.5 | 8.2 | 11.5 | ms | |
| LD_DET, POL | ||||||
| tDEGLA | Asserting deglitch time | 88 | 150 | 220 | ms | |
| tDEGLD | De-asserting deglitch time | 7.0 | 12.7 | 19.4 | ms | |
| THERM_WARN (TPS25833-Q1) | ||||||
| tDEGLA | Asserting deglitch time | 0 | ms | |||
| tDEGLD | De-asserting deglitch time | 0 | ms | |||
| HIGH-BANDWIDTH ANALOG SWITCH (TPS25832-Q1) | ||||||
| tpd | Analog switch propagation delay | 0.14 | ns | |||
| tSK | Analog switch skew between opposite transitions of the same port (tPHL – tPLH) | 0.02 | ns | |||
| tOV_Dn | DP_IN and DM_IN overvoltage protection response time | 2 | μs | |||