ZHCSJ52A December 2019 – August 2021 LP875701-Q1
PRODUCTION DATA
| MIN | MAX | UNIT | |||
|---|---|---|---|---|---|
| ?SCL | Serial clock frequency | Standard mode | 100 | kHz | |
| Fast mode | 400 | ||||
| Fast mode+ | 1 | MHz | |||
| High-speed mode, Cb = 100 pF | 3.4 | ||||
| High-speed mode, Cb = 400 pF | 1.7 | ||||
| tLOW | SCL low time | Standard mode | 4.7 | μs | |
| Fast mode | 1.3 | ||||
| Fast mode+ | 0.5 | ||||
| High-speed mode, Cb = 100 pF | 160 | ns | |||
| High-speed mode, Cb = 400 pF | 320 | ||||
| tHIGH | SCL high time | Standard mode | 4 | μs | |
| Fast mode | 0.6 | ||||
| Fast mode+ | 0.26 | ||||
| High-speed mode, Cb = 100 pF | 60 | ns | |||
| High-speed mode, Cb = 400 pF | 120 | ||||
| tSU;DAT | Data setup time | Standard mode | 250 | ns | |
| Fast mode | 100 | ||||
| Fast mode+ | 50 | ||||
| High-speed mode | 10 | ||||
| tHD;DAT | Data hold time | Standard mode | 10 | 3450 | ns |
| Fast mode | 10 | 900 | |||
| Fast mode+ | 10 | ||||
| High-speed mode, Cb = 100 pF | 10 | 70 | ns | ||
| High-speed mode, Cb = 400 pF | 10 | 150 | |||
| tSU;STA | Setup time for a start or a repeated start condition | Standard mode | 4.7 | μs | |
| Fast mode | 0.6 | ||||
| Fast mode+ | 0.26 | ||||
| High-speed mode | 160 | ns | |||
| tHD;STA | Hold time for a start or a repeated start condition | Standard mode | 4 | μs | |
| Fast mode | 0.6 | ||||
| Fast mode+ | 0.26 | ||||
| High-speed mode | 160 | ns | |||
| tBUF | Bus free time between a stop and start condition | Standard mode | 4.7 | μs | |
| Fast mode | 1.3 | ||||
| Fast mode+ | 0.5 | ||||
| tSU;STO | Setup time for a stop condition | Standard mode | 4 | μs | |
| Fast mode | 0.6 | ||||
| Fast mode+ | 0.26 | ||||
| High-speed mode | 160 | ns | |||
| trDA | Rise time of SDA signal | Standard mode | 1000 | ns | |
| Fast mode | 20 | 300 | |||
| Fast mode+ | 120 | ||||
| High-speed mode, Cb = 100 pF | 10 | 80 | |||
| High-speed mode, Cb = 400 pF | 20 | 160 | |||
| tfDA | Fall time of SDA signal | Standard mode | 300 | ns | |
| Fast mode | 20 × (VDD / 5.5 V) | 300 | |||
| Fast mode+ | 20 × (VDD / 5.5 V) | 120 | |||
| High-speed mode, Cb = 100 pF | 10 | 80 | |||
| High-speed mode, Cb = 400 pF | 30 | 160 | |||
| trCL | Rise time of SCL signal | Standard mode | 1000 | ns | |
| Fast mode | 20 | 300 | |||
| Fast mode+ | 120 | ||||
| High-speed mode, Cb = 100 pF | 10 | 40 | |||
| High-speed mode, Cb = 400 pF | 20 | 80 | |||
| trCL1 | Rise time of SCL signal after a repeated start condition and after an acknowledge bit | High-speed mode, Cb = 100 pF | 10 | 80 | ns |
| High-speed mode, Cb = 400 pF | 20 | 160 | |||
| tfCL | Fall time of a SCL signal | Standard mode | 300 | ns | |
| Fast mode | 20 × (VDD / 5.5 V) | 300 | |||
| Fast mode+ | 20 × (VDD / 5.5 V) | 120 | |||
| High-speed mode, Cb = 100 pF | 10 | 40 | |||
| High-speed mode, Cb = 400 pF | 20 | 80 | |||
| Cb | Capacitive load for each bus line (SCL and SDA) | 400 | pF | ||
| tSP | Pulse width of spike suppressed (SCL and SDA spikes that are less than the indicated width are suppressed) | Standard mode, fast mode and fast mode+ | 50 | ns | |
| High-speed mode | 10 | ||||
Figure 6-1 I2C Timing