7.6.1.32 R74 Register (Address = 0x4A) [reset = 0x0]
R74 is shown in Figure 62 and described in Table 53.
Return to Summary Table.
Figure 62. R74 Register
| 15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
| SYSREF_PULSE_CNT |
JESD_DAC4_CTRL |
| R/W-0x0 |
R/W-0x0 |
|
| 7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
| JESD_DAC4_CTRL |
JESD_DAC3_CTRL |
| R/W-0x0 |
R/W-0x0 |
|
Table 53. R74 Register Field Descriptions
| Bit |
Field |
Type |
Reset |
Description |
| 15-12 |
SYSREF_PULSE_CNT |
R/W |
0x0 |
Used in SYSREF_REPEAT mode to define how many pulses are sent. |
| 11-6 |
JESD_DAC4_CTRL |
R/W |
0x0 |
Programmable delay adjustment for SysRef mode |
| 5-0 |
JESD_DAC3_CTRL |
R/W |
0x0 |
Programmable delay adjustment for SysRef mode |