7.6.1.14 R37 Register (Address = 0x25) [reset = 0x400]
R37 is shown in Figure 44 and described in Table 35.
Return to Summary Table.
Figure 44. R37 Register
| 15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
| RESERVED |
PFD_DLY_SEL |
| R-0x0 |
R/W-0x4 |
|
| 7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
| RESERVED |
| R-0x0 |
|
Table 35. R37 Register Field Descriptions
| Bit |
Field |
Type |
Reset |
Description |
| 15-14 |
RESERVED |
R |
0x0 |
|
| 13-8 |
PFD_DLY_SEL |
R/W |
0x4 |
Programmable phase detector delay. This should be programmed based on VCO frequency, fractional order, and N divider value. DLY = (PFD_DLY_SEL + 3)*4*VCO_cycle. |
| 7-0 |
RESERVED |
R |
0x0 |
|