ZHCSSZ5F march 2008 – august 2023 ISO1176
PRODUCTION DATA
Figure 7-1 Open
Circuit Voltage Test Circuit
Figure 7-2 VOD Test Circuit
Figure 7-3 Driver
VOD With Common-Mode Loading Test Circuit
Figure 7-4 Driver
VOD and VOC Without Common-Mode Loading Test
Circuit
Figure 7-5 Steady-State Output Voltage Test Circuit and Voltage Waveforms
Figure 7-6 VOD(RING) Waveform and Definitions
Figure 7-7 Input
Voltage Hysteresis Test Circuit
Figure 7-8 Driver
Short-Circuit Test Circuit and Waveforms (Short-Circuit Applied at Time
t=0)
Figure 7-9 IOS(SS) Steady State Short-Circuit Output Current Test
Circuit
Figure 7-10 Driver
Switching Test Circuit and Waveforms
Figure 7-11 Driver
Output Transition Skew Test Circuit and Waveforms
Figure 7-12 Driver
Enable and Disable Test, D at Logic Low Test Circuit and Waveforms
Figure 7-13 Driver
Enable and Disable Test, D at Logic High Test Circuit and Waveforms
Figure 7-14 DE to
ISODE Prop Delay Test Circuit and Waveforms
Figure 7-15 Receiver
DC Parameter Definitions
Figure 7-16 Receiver
Switching Test Circuit and Waveforms
Figure 7-17 Receiver
Enable Test Circuit and Waveforms, Data Output High
Figure 7-18 Receiver
Enable Test Circuit and Waveforms, Data Output Low
Figure 7-19 Common-Mode Rejection Test Circuit
Figure 7-20 Common-Mode Transient Immunity Test Circuit