ZHCSP54 January 2022 DRV8316-Q1
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| tREADY | SPI ready after power up | 1 | ms | ||
| tHI_nSCS | nSCS minimum high time | 300 | ns | ||
| tSU_nSCS | nSCS input setup time | 25 | ns | ||
| tHD_nSCS | nSCS input hold time | 25 | ns | ||
| tSCLK | SCLK minimum period | 100 | ns | ||
| tSCLKH | SCLK minimum high time | 50 | ns | ||
| tSCLKL | SCLK minimum low time | 50 | ns | ||
| tSU_SDI | SDI input data setup time | 25 | ns | ||
| tHD_SDI | SDI input data hold time | 25 | ns | ||
| tDLY_SDO | SDO output data delay time | 25 | ns | ||
| tEN_SDO | SDO enable delay time | 50 | ns | ||
| tDIS_SDO | SDO disable delay time | 50 | ns | ||