ZHCSBX0C december 2013 – may 2023 TPS65261 , TPS65261-1
PRODUCTION DATA
The power failure detector monitors the voltage on VDIV, and sets open-drain output RESET low when VDIV is below 1.23V. There is deglitch on the rising edge, 534 frequency cycles. Figure 7-2 shows the power failure detector timing diagram.
Figure 7-2 Power Failure Detector Timing DiagramThe thresholds can be calculated using Equation 2 and Equation 3.


The divider resisters can be calculated using Equation 4 and Equation 5.


Where Ih = 1μA, Ip = 1μA.