ZHCSWI6J March 2003 – October 2024 SN74LV4052A-Q1
PRODUCTION DATA
請參考 PDF 數(shù)據(jù)表獲取器件具體的封裝圖。
Figure 4-1 PW, DYY Package, 16-Pin TSSOP,
SOT-23-THIN (Top View)| PIN | TYPE(1)(2) | DESCRIPTION | |
|---|---|---|---|
| NAME | NO. | ||
| 2Y0 | 1 | I(1) | Input to mux 2 |
| 2Y2 | 2 | I(1) | Input to mux 2 |
| 2-COM | 3 | O(1) | Output of mux 2 |
| 2Y3 | 4 | I(1) | Input to mux 2 |
| 2Y1 | 5 | I(1) | Input to mux 2 |
| INH | 6 | I | Enables the outputs of the device. Logic low level with turn the outputs on, high level will turn them off. |
| GND | 7 | - | Ground |
| GND | 8 | - | Ground |
| B | 9 | I | Selector line for outputs (see Section 7.4 for specific information) |
| A | 10 | I | Selector line for outputs (see Section 7.4 for specific information) |
| 1Y3 | 11 | I(1) | Input to mux 1 |
| 1Y0 | 12 | I(1) | Input to mux 1 |
| 1-COM | 13 | O(1) | Output of mux 1 |
| 1Y1 | 14 | I(1) | Input to mux 1 |
| 1Y2 | 15 | I(1) | Input to mux 1 |
| VCC | 16 | I | Device power input |