ZHCSGD7A May 2017 – May 2018
PRODUCTION DATA.
| MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|
| SMBus TIMING CHARACTERISTICS | |||||
| tr | SCLK/SDATA rise time | 1 | µs | ||
| tf | SCLK/SDATA fall time | 300 | ns | ||
| tW(H) | SCLK pulse width high | 4 | 50 | µs | |
| tW(L) | SCLK Pulse Width Low | 4.7 | µs | ||
| tSU(STA) | Setup time for START condition | 4.7 | µs | ||
| tH(STA) | START condition hold time after which first clock pulse is generated | 4 | µs | ||
| tSU(DAT) | Data setup time | 250 | ns | ||
| tH(DTA) | Data hold time | 300 | ns | ||
| tSU(STOP) | Setup time for STOP condition | 4 | µs | ||
| t(BUF) | Bus free time between START and STOP condition | 4.7 | µs | ||
| FS(CL) | Clock Frequency | 10 | 100 | KHz | |
| HOST COMMUNICATION FAILURE | |||||
| ttimeout | SMBus bus release timeout(1) | 25 | 35 | ms | |
| tBOOT | Deglitch for watchdog reset signal | 10 | ms | ||
| tWDI | Watchdog timeout period, ChargeOption() bit [14:13] = 01(2) | 35 | 44 | 53 | s |
| Watchdog timeout period, ChargeOption() bit bit [14:13] = 10(2) | 70 | 88 | 105 | s | |
| Watchdog timeout period, ChargeOption() bit bit [14:13] = 11(2) (default) | 140 | 175 | 210 | s | |