ZHCSPO3 March 2023 ADC34RF52
PRODUCTION DATA
The ADC provides two options (configured using SPI) to indicate if input fullscale overrange occurred:
| Decimation | # of Bands | OVR Latency (incl JESD, in sampling clock cycles) |
|---|---|---|
| DDC Bypass | - | 140-144 |
| 8 | Single (real and complex) | 44 |
| Dual | 33 | |
| 16 | Single (real and complex) | 80 |
| Dual | 58 | |
| 32 | Single (real and complex) | 152 |
| Dual | 108 | |
| 64 | Single (real and complex) | 296 |
| Dual | 208 | |
| 128 | Single (real and complex) | 584 |
| Dual | 408 |
| ADDR | DATA | DESCRIPTION | ADDR | DATA | DESCRIPTION | |
|---|---|---|---|---|---|---|
| OVR on GPIO1 and GPIO2, OVR sticky | OVR on JESD | |||||
| 0x05 | 0x02 | Select DIGITAL page | 0x05 | 0x02 | Select DIGITAL page | |
| 0x238 | 0xF0 | 0x2E | D0 | Set D0 = 1 to enable OVR on JESD | ||
| 0x383 | 0x02 | 0x05 | 0x00 | |||
| Clear OVR | These extra writes are only needed using decimation | |||||
| 0x05 | 0x40 | Select ANALOG page | 0x05 | 0x18 | Select DDCAB/ DDCCD page | |
| 0x74 | 0x04 | Clear OVR flag chA | 0x20 | 0x06 | Enable OVR on JESD | |
| 0x74 | 0x00 | |||||
| 0x84 | 0x04 | Clear OVR flag chB | ||||
| 0x84 | 0x00 | |||||
| Change OVR from sticky to non sticky (self clear) | ||||||
| 0x05 | 0x40 | Select ANALOG page | ||||
| 0x31 | 0x06 | Set OVR to non-sticky | ||||